### **APR Report**

Max. Fall Buffer Tran

Max. Rise Sink Tran

Max. Fall Sink Tran

Min. Rise Buffer Tran

Min. Fall Buffer Tran

Min. Rise Sink Tran

Min. Fall Sink Tran

### **Complete Clock Synthesis Tree report**

```
# Generated by:
               Cadence Encounter 14.27-s035 1
# OS:
          Linux x86_64(Host ID eecad44.eas.asu.edu)
# Generated on:
               Sat Apr 22 19:16:01 2017
# Design:
            conv pool
              reportClockTree -report final.ctsrpt
# Command:
# Complete Clock Tree Timing Report
# CLOCK: clk
# Mode: preRoute
# Delay Corner information
# Analysis View
              : default setup view
# Delay Corner Name : delayCorner slow
# RC Corner Name
               : RC corner 25
# Analysis View
              : default hold view
# Delay Corner Name : delayCorner_fast
# RC Corner Name : RC_corner_25
Nr. of Subtrees
                 : 1
Nr. of Sinks
                : 864
Nr. of Buffer
                : 0
Nr. of Level (including gates): 0
Root Rise Input Tran
                   : 0.1(ps)
Root Fall Input Tran
                   : 0.1(ps)
No Driving Cell Specified!
Max trig. edge delay at sink(R): f2_af01_reg[7]/CLK 807.3(ps)
Min trig. edge delay at sink(R): f1_img16_reg[7]/CLK 0.3(ps)
              (Actual)
                          (Required)
                  : 0.3~807.3(ps)
Rise Phase Delay
                                  0^{10}(ps)
Fall Phase Delay
                  : 0.3~807.3(ps)
                                 0^{\sim}10(ps)
Trig. Edge Skew
                  : 807(ps)
                                14(ps)
Rise Skew
                : 807(ps)
Fall Skew
                : 807(ps)
Max. Rise Buffer Tran
                                200(ps)
                    : 0(ps)
```

200(ps)

0(ps)

0(ps)

0(ps)

0(ps)

200(ps)

200(ps)

: 0(ps)

: 0(ps)

: 6.3(ps)

: 6.3(ps)

: O(ps)

: 1290.5(ps)

: 1290.5(ps)

view default\_setup\_view : skew = 807ps (required = 14ps) view default\_hold\_view : skew = 807ps (required = 14ps)

### verifyGeometry Report

# Generated by: Cadence Encounter 14.27-s035\_1
# OS: Linux x86 64(Host ID eecad44.eas.asu.edu)

# Generated on: Sat Apr 22 19:21:06 2017

# Design: conv\_pool

# Command: verifyGeometry

Begin Summary ...

Cells: 0
SameNet: 0
Wiring: 0
Antenna: 0
Short: 0
Overlap: 0
End Summary

No DRC violations were found

### verifyConnectivity Report

# Generated by: Cadence Encounter 14.27-s035\_1
# OS: Linux x86\_64(Host ID eecad44.eas.asu.edu)

# Generated on: Sat Apr 22 19:21:01 2017

# Design: conv\_pool

# Command: verifyConnectivity

Verify Connectivity Report is created on Sat Apr 22 19:21:01 2017

Begin Summary
Found no problems or warnings.
End Summary

#### **Gate Count and Area**

encounter 7> reportGateCount Gate area 0.6998 um^2 [0] conv pool Gates=56492 Cells=21832 Area=39535.6 um^2

### **Post-Route summary**

```
# Generated by: Cadence Encounter 14.27-s035 1
       Linux x86_64(Host ID eecad44.eas.asu.edu)
# OS:
# Generated on: Sat Apr 22 17:02:53 2017
# Design: conv pool
# Command: optDesign -postRoute -hold -incr
optDesign Final SI Timing Summary
+----+
| Setup mode | all | reg2reg | default |
+----+
  WNS (ns): | 0.001 | 0.001 | 0.165 |
  TNS (ns): | 0.000 | 0.000 | 0.000 |
Violating Paths: | 0 | 0 | 0 |
| All Paths: | 872 | 662 | 210 |
+----+
 | Real | Total |
DRVs +------
| Nr nets(terms) | Worst Vio | Nr nets(terms) |
+-----+
| max_tran | 5851 (6114) | -0.217 | 5851 (6122) |
| max_fanout | 0 (0) | 0 | 0 (0) |
| max_length | 0 (0) | 0 | 0 (0) |
+-----+
Density: 77.308%
Total number of glitch violations: 0
```

### **Post-Route hold summary**

```
# Generated by: Cadence Encounter 14.27-s035 1
# OS: Linux x86 64(Host ID eecad44.eas.asu.edu)
# Generated on: Sat Apr 22 17:02:53 2017
# Design: conv_pool
# Command: optDesign -postRoute -hold -incr
optDesign Final SI Timing Summary
+----+
| Hold mode | all | reg2reg | default |
+----+
   WNS (ns): | 0.027 | 0.027 | 0.051 |
   TNS (ns): | 0.000 | 0.000 | 0.000 |
| Violating Paths: | 0 | 0 | 0 |
| All Paths: | 872 | 662 | 210 |
+----+
 | Real | Total |
DRVs +------
| Nr nets(terms) | Worst Vio | Nr nets(terms) |
+----+
| max_tran | 5851 (6114) | -0.217 | 5851 (6122) |
| max_fanout | 0 (0) | 0 | 0 (0) |
| max_length | 0 (0) | 0 | 0 (0) |
Density: 77.308%
Total number of glitch violations: 0
```

## **Post Layout power after Prime-Time**

Information: Running averaged power analysis... (PWR-601) Information: Running power calculation with 4 threads. (PWR-602)

\*\*\*\*\*\*\*\*\*\*\*

Report : Averaged Power Design : conv\_pool Version: K-2015.06-SP1

Date: Mon Apr 24 12:58:36 2017

\*\*\*\*\*\*\*\*\*\*

#### Attributes

-----

i - Including register clock pin internal power

u - User defined power group

Internal Switching Leakage Total

| Power Group                                                                                                              | Power Po                          | ower Powe | er Power    | ( %) Attrs                        |  |
|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-------------|-----------------------------------|--|
| clock_network register                                                                                                   | 9.010e-04<br>4.575e-04 4.01       |           |             | <br>-04 (13.07%) i<br>04 (12.46%) |  |
| combinational 2.865e-03 2.268e-03 2.463e-06 5.135e-03 (74.47%)                                                           |                                   |           |             |                                   |  |
| sequential                                                                                                               | 0.0000 0.0                        | 0.000     | 0.0000 ( 0  | 0.00%)                            |  |
| memory                                                                                                                   | 0.0000 0.0                        | 0.000     | 0.0000 (    | 0.00%)                            |  |
| io_pad                                                                                                                   | 0.0000 0.00                       | 0.0000    | 0.0000 ( 0. | 00%)                              |  |
| black_box                                                                                                                | 0.0000 0.0                        | 0.000     | 0.0000 (    | 0.00%)                            |  |
| Net Switching Power = 2.669e-03 (38.70%) Cell Internal Power = 4.224e-03 (61.25%) Cell Leakage Power = 2.908e-06 (0.04%) |                                   |           |             |                                   |  |
| Total Power                                                                                                              | Total Power = 6.895e-03 (100.00%) |           |             |                                   |  |

### Top 3 worst-case timing paths

```
Setup:
***********
Report: timing
       -path type full
       -delay_type max
       -nets
       -slack_lesser_than 60.000000
       -max_paths 50
       -sort by slack
Design: conv_pool
Version: K-2015.06-SP1
Date : Mon Apr 24 12:58:35 2017
Startpoint: f1_img7_reg[0]
       (rising edge-triggered flip-flop clocked by clk)
 Endpoint: f2 af06 reg[11]
       (rising edge-triggered flip-flop clocked by clk)
 Path Group: clk
 Path Type: max
 Point
                                         Path
                        Fanout
                                  Incr
clock clk (rise edge)
                                 0.000000 0.000000
 clock network delay (ideal)
                                     0.000000 0.000000
f1_img7_reg[0]/CLK (DFFHQNx4_ASAP7_75t_R)
                                                0.000000 0.000000 r
f1_img7_reg[0]/QN (DFFHQNx4_ASAP7_75t_R)
                                                61.018219 &
                                61.018219 f
 n_1544 (net)
                             9
 g21605/Y (INVx13 ASAP7 75t R)
                                          60.860199 &
                                121.878418 r
img7[0] (net)
                            34
 a0_mul_468_19/g12728/Y (NAND2xp67_ASAP7_75t_R)
                                                     72.340088 &
                                194.218506 f
 a0 mul 468 19/n 128 (net)
 a0_mul_468_19/g12666/Y (NAND2x1_ASAP7_75t_R)
                                                    29.628067 &
                                223.846573 r
 a0_mul_468_19/n_193 (net)
 a0 mul 468_19/g12548/Y (NOR2x1_ASAP7_75t_R)
                                                   12.823730 &
                                236.670303 f
a0_mul_468_19/n_260 (net)
                                    2
 a0_mul_468_19/g12540/Y (INVx1_ASAP7_75t_R)
                                                 10.457733 &
                                247.128036 r
 a0 mul 468 19/n 261 (net)
                                     2
 a0_mul_468_19/g12501/Y (OA21x2_ASAP7_75t_R)
                                                   14.168564 &
                                261.296600 r
 a0 mul 468 19/n 297 (net)
                                     2
```

# Athi Narayanan Parameswaran

ASU ID: 1211377931

```
a0 mul_468_19/g12465/Y (OA21x2_ASAP7_75t_R)
                                                 14.727661 &
                              276.024261 r
a0 mul 468 19/n 322 (net)
a0_mul_468_19/g12457/Y (INVx1_ASAP7_75t_R)
                                                6.122223 & 282.146484 f
a0_mul_468_19/n_323 (net)
a0 mul 468 19/g12413/Y (NAND3x1 ASAP7 75t R)
                                                  7.113220 & 289.259705 r
a0 mul 468 19/n 356 (net)
a0 mul 468 19/g12388 dup/Y (OA21x2 ASAP7 75t R) 21.806396 &
                              311.066101 r
a0_mul_468_19/FE_RN_10 (net)
                                     2
a0_mul_468_19/FE_RC_2138_0/Y (A2O1A1Ixp33_ASAP7_75t_R_v1)
                         16.909698 &
                              327.975800 f
a0 mul_468_19/FE_RN_454_0 (net)
a0_mul_468_19/FE_RC_798_0/Y (INVx2_ASAP7_75t_R) 20.561859 &
                              348.537659 r
a0 mul 468 19/n 390 (net)
                                   4
a0_mul_468_19/g12323/Y (NOR2x1_ASAP7_75t_R)
                                                 9.436859 & 357.974518 f
a0 mul 468 19/n 414 (net)
a0 mul 468 19/g12318/Y (NOR2x1 ASAP7 75t R)
                                                 7.262909 & 365.237427 r
a0 mul 468 19/n 93 (net)
a0_mul_468_19/FE_OCPC842_n_93/Y (BUFx6f_ASAP7_75t_R)
                         11.703156 &
                              376.940582 r
a0_mul_468_19/FE_OCPN842_n_93 (net)
a0_mul_468_19/g12310/Y (OA21x2_ASAP7_75t_R)
                                                 11.260498 &
                              388.201080 r
a0 mul 468 19/n 424 (net)
a0_mul_468_19/FE_RC_1486_0/Y (XNOR2xp5_ASAP7_75t_R_v2)
                         14.330536 &
                              402.531616 r
a0 mul 468 19/FE RN 812 0 (net)
a0_mul_468_19/FE_RC_1487_0/Y (INVx1_ASAP7_75t_R) 8.562103 & 411.093719 f
a0_mul_468_19/Z[11] (net)
f2_af06_reg[11]/D (DFFHQNx4_ASAP7_75t_R)
                                              0.006439 & 411.100159 f
data arrival time
                                    411.100159
clock clk (rise edge)
                                420.000000 420.000000
clock network delay (ideal)
                                   0.000000 420.000000
clock reconvergence pessimism
                                      0.000000 420.000000
f2 af06 reg[11]/CLK (DFFHQNx4 ASAP7 75t R)
                                                    420.000000 r
library setup time
                               -7.631978 412.368022
                                      412.368022
data required time
data required time
                                      412.368022
data arrival time
                                    -411.100159
slack (MET)
                                   1.267863
```

Startpoint: f1\_img7\_reg[0]

(rising edge-triggered flip-flop clocked by clk)

Endpoint: f2\_af06\_reg[10]

(rising edge-triggered flip-flop clocked by clk)

Path Group: clk Path Type: max

Point Fanout Path Incr clock clk (rise edge) 0.000000 0.000000 clock network delay (ideal) 0.000000 0.000000 f1\_img7\_reg[0]/CLK (DFFHQNx4\_ASAP7\_75t\_R) 0.000000 0.000000 r f1\_img7\_reg[0]/QN (DFFHQNx4\_ASAP7\_75t\_R) 61.018219 & 61.018219 f n\_1544 (net) g21605/Y (INVx13\_ASAP7\_75t\_R) 60.860199 & 121.878418 r img7[0] (net) 34 a0\_mul\_468\_19/g12728/Y (NAND2xp67\_ASAP7\_75t\_R) 72.340088 & 194.218506 f a0 mul 468 19/n 128 (net) 2 a0\_mul\_468\_19/g12666/Y (NAND2x1\_ASAP7\_75t\_R) 29.628067 & 223.846573 r a0\_mul\_468\_19/n\_193 (net) 2 a0\_mul\_468\_19/g12548/Y (NOR2x1\_ASAP7\_75t\_R) 12.823730 & 236.670303 f a0\_mul\_468\_19/n\_260 (net) a0\_mul\_468\_19/g12540/Y (INVx1\_ASAP7\_75t\_R) 10.457733 & 247.128036 r a0\_mul\_468\_19/n\_261 (net) 2 a0\_mul\_468\_19/g12501/Y (OA21x2\_ASAP7\_75t\_R) 14.168564 & 261.296600 r a0 mul 468 19/n 297 (net) 2 a0\_mul\_468\_19/g12465/Y (OA21x2\_ASAP7\_75t\_R) 14.727661 & 276.024261 r a0\_mul\_468\_19/n\_322 (net) a0\_mul\_468\_19/g12457/Y (INVx1\_ASAP7\_75t\_R) 6.122223 & 282.146484 f a0\_mul\_468\_19/n\_323 (net) a0\_mul\_468\_19/g12413/Y (NAND3x1\_ASAP7\_75t\_R) 7.113220 & 289.259705 r a0\_mul\_468\_19/n\_356 (net) a0\_mul\_468\_19/g12388\_dup/Y (OA21x2\_ASAP7\_75t\_R) 21.806396 & 311.066101 r a0 mul 468 19/FE RN 10 (net) 2 a0\_mul\_468\_19/FE\_RC\_2138\_0/Y (A2O1A1Ixp33\_ASAP7\_75t\_R\_v1) 16.909698 & 327.975800 f a0 mul\_468\_19/FE\_RN\_454\_0 (net) a0\_mul\_468\_19/FE\_RC\_798\_0/Y (INVx2\_ASAP7\_75t\_R) 20.561859 & 348.537659 r a0\_mul\_468\_19/n\_390 (net) a0 mul 468 19/g12323/Y (NOR2x1 ASAP7 75t R) 9.436859 & 357.974518 f a0\_mul\_468\_19/n\_414 (net) 1

# Athi Narayanan Parameswaran

**ASU ID: 1211377931** 

```
a0_mul_468_19/g12318/Y (NOR2x1_ASAP7_75t_R)
                                                  7.262909 & 365.237427 r
a0 mul 468 19/n 93 (net)
                                   1
a0_mul_468_19/FE_OCPC842_n_93/Y (BUFx6f_ASAP7_75t_R)
                          11.703156 &
                               376.940582 r
a0 mul 468 19/FE OCPN842 n 93 (net)
a0_mul_468_19/FE_OCPC4560_n_93/Y (HB1xp67_ASAP7_75t_R)
                          10.196808 &
                               387.137390 r
a0_mul_468_19/FE_OCPN4560_n_93 (net)
a0_mul_468_19/g12312/Y (XNOR2xp5_ASAP7_75t_R_v2) 9.913483 & 397.050873 f
a0 mul 468 19/Z[10] (net)
f2_af06_reg[10]/D (DFFHQNx4_ASAP7_75t_R)
                                               0.009430 & 397.060303 f
data arrival time
                                     397.060303
clock clk (rise edge)
                                 420.000000 420.000000
clock network delay (ideal)
                                    0.000000 420.000000
clock reconvergence pessimism
                                       0.000000 420.000000
f2 af06 reg[10]/CLK (DFFHQNx4 ASAP7 75t R)
                                                      420.000000 r
library setup time
                                -18.952885 401.047115
data required time
                                       401.047115
data required time
                                       401.047115
data arrival time
                                     -397.060303
slack (MET)
                                    3.986813
Startpoint: f1_img7_reg[0]
      (rising edge-triggered flip-flop clocked by clk)
Endpoint: f2_af06_reg[8]
      (rising edge-triggered flip-flop clocked by clk)
Path Group: clk
Path Type: max
Point
                       Fanout Incr
                                        Path
clock clk (rise edge)
                                0.000000 0.000000
clock network delay (ideal)
                                   0.000000 0.000000
f1_img7_reg[0]/CLK (DFFHQNx4_ASAP7_75t_R)
                                                0.000000 0.000000 r
f1 img7 reg[0]/QN (DFFHQNx4 ASAP7 75t R)
                                                61.018219 &
                               61.018219 f
n 1544 (net)
g21605/Y (INVx13_ASAP7_75t_R)
                                         60.860199 &
                               121.878418 r
img7[0] (net)
                           34
a0_mul_468_19/g12728/Y (NAND2xp67_ASAP7_75t_R)
                                                    72.340073 &
                               194.218491 f
a0 mul_468_19/n_128 (net)
                                    2
a0 mul 468 19/g12666/Y (NAND2x1 ASAP7 75t R)
                                                   29.628067 &
                               223.846558 r
```

# Athi Narayanan Parameswaran ASU ID: 1211377931

a0 mul\_468\_19/n\_193 (net) a0\_mul\_468\_19/g12548/Y (NOR2x1\_ASAP7\_75t\_R) 12.823730 & 236.670288 f a0\_mul\_468\_19/n\_260 (net) 2 a0\_mul\_468\_19/g12540/Y (INVx1\_ASAP7\_75t\_R) 10.457733 & 247.128021 r a0 mul 468 19/n 261 (net) 2 a0 mul 468 19/g12501/Y (OA21x2 ASAP7 75t R) 14.168549 & 261.296570 r a0\_mul\_468\_19/n\_297 (net) 2 a0\_mul\_468\_19/g12465/Y (OA21x2\_ASAP7\_75t\_R) 14.727661 & 276.024231 r a0\_mul\_468\_19/n\_322 (net) a0 mul\_468\_19/g12457/Y (INVx1\_ASAP7\_75t\_R) 6.122253 & 282.146484 f a0\_mul\_468\_19/n\_323 (net) a0 mul 468 19/g12413/Y (NAND3x1\_ASAP7\_75t\_R) 7.113220 & 289.259705 r a0 mul 468 19/n 356 (net) a0\_mul\_468\_19/g12388\_dup/Y (OA21x2\_ASAP7\_75t\_R) 21.806366 & 311.066071 r a0 mul 468 19/FE RN 10 (net) 2 a0\_mul\_468\_19/FE\_RC\_2138\_0/Y (A2O1A1Ixp33\_ASAP7\_75t\_R\_v1) 16.909698 & 327.975769 f a0\_mul\_468\_19/FE\_RN\_454\_0 (net) 1 a0\_mul\_468\_19/FE\_RC\_798\_0/Y (INVx2\_ASAP7\_75t\_R) 20.561890 & 348.537659 r a0\_mul\_468\_19/n\_390 (net) 4 a0 mul 468 19/g12326/Y (OA21x2 ASAP7 75t R) 16.940186 & 365.477844 r a0\_mul\_468\_19/n\_411 (net) 2 a0 mul 468 19/FE OCPC4985 n 411/Y (BUFx6f ASAP7 75t R) 9.015930 & 374.493774 r a0\_mul\_468\_19/FE\_OCPN4985\_n\_411 (net) a0\_mul\_468\_19/g12314/Y (XOR2x1\_ASAP7\_75t\_R) 15.722717 & 390.216492 r a0\_mul\_468\_19/Z[8] (net) 1 FE\_OCPC957\_a06\_8\_/Y (BUFx12f\_ASAP7\_75t\_R) 14.680206 & 404.896698 r FE\_OCPN957\_a06\_8\_ (net) 1 f2\_af06\_reg[8]/D (DFFHQNx4\_ASAP7\_75t\_R) 0.211609 & 405.108307 r data arrival time 405.108307 420.000000 420.000000 clock clk (rise edge) clock network delay (ideal) 0.000000 420.000000 clock reconvergence pessimism 0.000000 420.000000 f2\_af06\_reg[8]/CLK (DFFHQNx4\_ASAP7\_75t\_R) 420.000000 r library setup time -5.404984 414.595016 data required time 414.595016 data required time 414.595016 data arrival time -405.108307

-----

slack (MET) 9.486710

#### Hold:

\*\*\*\*\*\*\*\*\*\*\*

Report: timing

-path\_type full

-delay\_type min

-nets

-slack\_lesser\_than 60.000000

-max\_paths 50-sort by slack

Design: conv\_pool Version: K-2015.06-SP1

Date : Mon Apr 24 12:58:35 2017

\*\*\*\*\*\*\*\*\*\*\*\*

Startpoint: f1\_img6\_reg[0]

(rising edge-triggered flip-flop clocked by clk)

Endpoint: f2\_af31\_reg[3]

(rising edge-triggered flip-flop clocked by clk)

Path Group: clk Path Type: min

Point Fanout Incr Path

-----

 clock clk (rise edge)
 0.000000 0.000000

 clock network delay (ideal)
 0.000000 0.000000

f1\_img6\_reg[0]/QN (DFFHQNx4\_ASAP7\_75t\_R) 30.360809 &

30.360809 f

n 1552 (net) 1

FE\_OCPC424\_n\_1552/Y (BUFx12f\_ASAP7\_75t\_R) 24.588715 &

54.949524 f

FE\_OCPN424\_n\_1552 (net) 17

a0\_mul\_493\_19/g12679/Y (AOI22xp33\_ASAP7\_75t\_R) 20.858231 &

75.807755 r

a0 mul 493 19/n 166 (net) 1

a0\_mul\_493\_19/g12578/Y (OA22x2\_ASAP7\_75t\_R) 21.231117 &

97.038872 r

a0\_mul\_493\_19/n\_237 (net) 2

a0\_mul\_493\_19/g12497/Y (NOR2x1\_ASAP7\_75t\_R) 9.342171 & 106.381042 f

a0\_mul\_493\_19/n\_299 (net) 2

a0\_mul\_493\_19/g12481/Y (NOR2x1\_ASAP7\_75t\_R) 7.683624 & 114.064667 r

a0 mul 493 19/n 307 (net)

a0\_mul\_493\_19/g12941/Y (XNOR2xp5\_ASAP7\_75t\_R\_v2) 55.195709 &

169.260376 r

a0\_mul\_493\_19/Z[3] (net)

1

# Athi Narayanan Parameswaran

**ASU ID: 1211377931** 

f2\_af31\_reg[3]/D (DFFHQNx2\_ASAP7\_75t\_R) 0.465958 & 169.726334 r data arrival time 169.726334

3.252670

0.000000 0.000000 clock clk (rise edge) clock network delay (ideal) 0.000000 0.000000 clock reconvergence pessimism 0.000000 0.000000 f2 af31 reg[3]/CLK (DFFHQNx2 ASAP7 75t R) 0.000000 r

library hold time 166.473663 166.473663 data required time 166.473663

data required time 166.473663 data arrival time -169.726334

Startpoint: f1 img6 reg[0]

(rising edge-triggered flip-flop clocked by clk)

Endpoint: f2 af31 reg[4]

(rising edge-triggered flip-flop clocked by clk)

Path Group: clk Path Type: min

slack (MET)

Point Path Fanout Incr

clock clk (rise edge) 0.000000 0.000000

clock network delay (ideal) 0.000000 0.000000

f1 img6 reg[0]/CLK (DFFHQNx4 ASAP7 75t R) 0.000000 0.000000 r

f1\_img6\_reg[0]/QN (DFFHQNx4\_ASAP7\_75t\_R) 30.360809 &

30.360809 f

n 1552 (net) 1

FE OCPC424 n 1552/Y (BUFx12f ASAP7 75t R) 24.588715 &

54.949524 f

FE\_OCPN424\_n\_1552 (net) 17

a0\_mul\_493\_19/g12679/Y (AOI22xp33\_ASAP7\_75t\_R) 20.858231 &

> 75.807755 r 1

a0 mul 493 19/n 166 (net)

a0\_mul\_493\_19/g12578/Y (OA22x2\_ASAP7\_75t\_R)

21.231117 &

97.038872 r

a0 mul 493 19/n 237 (net)

a0 mul 493 19/g12497/Y (NOR2x1 ASAP7 75t R) 9.342163 & 106.381035 f

a0 mul 493 19/n 299 (net)

a0\_mul\_493\_19/g12493/Y (INVx1\_ASAP7\_75t\_R) 6.232048 & 112.613083 r

a0 mul 493 19/n 300 (net)

a0\_mul\_493\_19/g12465/Y (OA21x2\_ASAP7\_75t\_R) 15.272003 &

127.885086 r

a0\_mul\_493\_19/n\_322 (net) 3

a0\_mul\_493\_19/g12414/Y (XNOR2xp5\_ASAP7\_75t\_R\_v2) 61.267593 &

189.152679 r

a0 mul 493 19/Z[4] (net)

f2 af31 reg[4]/D (DFFHQNx3 ASAP7 75t R) 0.449799 & 189.602478 r

data arrival time 189.602478

 clock clk (rise edge)
 0.000000 0.000000

 clock network delay (ideal)
 0.000000 0.000000

 clock reconvergence pessimism
 0.000000 0.000000

 f2 af31 reg[4]/CLK (DFFHQNx3 ASAP7 75t R)
 0.000000 r

library hold time 177.403076 177.403076 data required time 177.403076

-----

data required time 177.403076 data arrival time -189.602478

slack (MET) 12.199402

Startpoint: f1\_img11\_reg[3]

(rising edge-triggered flip-flop clocked by clk)

Endpoint: f2\_af09\_reg[5]

(rising edge-triggered flip-flop clocked by clk)

Path Group: clk Path Type: min

Point Fanout Incr Path

 clock clk (rise edge)
 0.000000 0.000000

 clock network delay (ideal)
 0.000000 0.000000

 ${\rm f1\_img11\_reg[3]/CLK} \; ({\rm DFFHQNx4\_ASAP7\_75t\_R}) \qquad 0.000000 \; \; 0.0000000 \; \; r$ 

f1 img11 reg[3]/QN (DFFHQNx4 ASAP7 75t R) 28.350830 &

28.350830 r

n\_1643 (net)

FE\_OCPC2576\_n\_1643/Y (BUFx12f\_ASAP7\_75t\_R) 20.886581 &

49.237411 r

FE\_OCPN2576\_n\_1643 (net) 17

a0\_mul\_471\_20/g12685/Y (AOI22xp33\_ASAP7\_75t\_R) 17.671745 &

66.909157 f

a0\_mul\_471\_20/n\_177 (net) 2

a0\_mul\_471\_20/g12597/Y (OA22x2\_ASAP7\_75t\_R) 21.791176 &

88.700333 f

a0\_mul\_471\_20/n\_220 (net) 3

 $a0\_mul\_471\_20/FE\_RC\_911\_0/Y \ (NAND2xp5\_ASAP7\_75t\_R) \ \ 8.411606 \ \& \ 97.111938 \ r$ 

a0 mul 471 20/FE RN 512 0 (net) 1

a0\_mul\_471\_20/FE\_RC\_909\_0/Y (NAND2x1\_ASAP7\_75t\_R) 10.506363 &

107.618301 f

a0 mul 471 20/n 288 (net) 2

a0\_mul\_471\_20/g12446/Y (NOR2x1\_ASAP7\_75t\_R) 9.173393 & 116.791695 r

a0\_mul\_471\_20/n\_335 (net) 2

a0\_mul\_471\_20/g12445/Y (INVx1\_ASAP7\_75t\_R) 5.739128 & 122.530823 f

a0\_mul\_471\_20/n\_336 (net) 1

a0\_mul\_471\_20/g12423/Y (NAND2xp5\_ASAP7\_75t\_R) 7.918274 & 130.449097 r

a0 mul 471 20/n 350 (net) 1

a0\_mul\_471\_20/g12395/Y (XNOR2xp5\_ASAP7\_75t\_R\_v2) 57.791031 &

# **Athi Narayanan Parameswaran ASU ID: 1211377931**

188.240128 r

a0\_mul\_471\_20/Z[5] (net) 1

f2\_af09\_reg[5]/D (DFFHQNx3\_ASAP7\_75t\_R) 0.507782 & 188.747910 r

data arrival time 188.747910

 

 clock clk (rise edge)
 0.000000 0.000000

 clock network delay (ideal)
 0.000000 0.0000

 clock reconvergence pessimism
 0.000000 0.0

 0.000000 0.000000 0.000000 0.000000

f2\_af09\_reg[5]/CLK (DFFHQNx3\_ASAP7\_75t\_R) 0.000000 r

iibrary hold time 169.820709 169.820709 data required time 169.820700 -----

data required time 169.820709 data arrival time -188.747910

slack (MET) 18.927200

### **Final Results:**

Latency - 0.027569 ms

Power - 6.895 mW

Length - 0.2263 mm

Width - 0.2284 mm

Area - 0.051709 mmsq

**Density - 0.77308**